Michal Simek
f17ea71d3a
net: zynq: Change MDC setup for arm64
...
MDC setting depends on pclk input clocks which varies across SoC. This
driver is used by xilinx zynq and zynqmp SOC.
Input clock frequence on silicon is 125MHz where divider 64 put
frequency below 2.5MHz requires by spec (125/64=1.95).
Signed-off-by: Michal Simek <michal.simek@xilinx.com >
2016-01-27 15:55:54 +01:00
..
2016-01-14 22:11:34 -05:00
2016-01-25 10:39:59 -05:00
2016-01-14 22:11:34 -05:00
2016-01-27 15:55:54 +01:00
2016-01-14 22:11:34 -05:00
2015-11-12 08:26:59 +08:00
2016-01-14 22:11:34 -05:00
2016-01-14 22:11:34 -05:00
2016-01-14 22:11:34 -05:00
2016-01-14 22:11:34 -05:00
2016-01-14 22:11:34 -05:00
2016-01-14 22:11:34 -05:00
2015-12-21 20:01:57 -06:00
2016-01-13 21:05:16 -05:00
2015-12-21 19:59:34 -06:00
2016-01-25 10:40:01 -05:00
2016-01-03 15:28:06 +01:00
2016-01-14 22:11:34 -05:00
2016-01-14 22:11:34 -05:00
2016-01-14 22:11:34 -05:00
2016-01-14 22:11:34 -05:00
2016-01-27 15:55:52 +01:00
2016-01-14 22:11:34 -05:00
2016-01-14 22:11:34 -05:00
2015-08-11 13:27:15 -05:00
2015-08-11 13:27:15 -05:00
2016-01-14 22:11:34 -05:00
2016-01-14 22:11:34 -05:00
2016-01-14 22:11:34 -05:00
2016-01-14 14:08:59 +01:00
2016-01-14 22:11:34 -05:00
2015-11-05 08:22:21 +01:00
2016-01-14 22:11:34 -05:00
2015-09-09 07:48:03 -06:00
2016-01-16 21:06:46 +01:00
2016-01-12 10:19:09 -07:00
2015-07-21 17:39:40 -06:00
2016-01-07 12:18:58 -07:00
2016-01-14 22:11:34 -05:00
2015-09-11 17:14:43 -04:00
2015-09-11 17:14:43 -04:00
2015-07-21 17:39:40 -06:00
2016-01-14 22:11:34 -05:00
2015-11-19 20:27:50 -07:00
2015-09-21 08:29:48 -07:00
2016-01-27 15:55:51 +01:00
2016-01-27 15:55:52 +01:00
2016-01-27 15:55:54 +01:00