Logo
Explore Help
Sign In
eaw/esp-idf
1
0
Fork 0
You've already forked esp-idf
Code Issues Packages Projects Releases Wiki Activity
Files
f4d09506ad2bd4d2294425dbdf294aa2e653bae4
esp-idf/components/soc
History
Michael (XIAO Xufeng) 939e5693a5 chore(spi): fix the terms of native to iomux
2018-06-06 06:08:39 +00:00
..
esp32
chore(spi): fix the terms of native to iomux
2018-06-06 06:08:39 +00:00
include/soc
Especially when internal memory fills up, some FreeRTOS structures (queues etc) get allocated in psram. These structures also contain a spinlock, which needs an atomic-compare-swap operation to work. The psram hardware, however, does not support this operation. As a workaround, this patch detects these spinlocks and will, instead of S32C1I, use equivalent C-code to simulate the behaviour, with an (internal) mux for atomicity.
2018-02-02 17:11:06 +08:00
test
soc: add source code of rtc_clk, rtc_pm
2017-04-11 15:45:54 +08:00
component.mk
Add initial SPI RAM support. This adds support for an ESP-PSRAM32 chip connected to the default flash pins and GPIO 16 and 17. The RAM is mapped to address 0x3F800000, but otherwise ignored by esp-idf as of yet.
2017-09-04 12:05:49 +08:00
Powered by Gitea Version: 1.25.5 Page: 175ms Template: 4ms
English
Bahasa Indonesia Deutsch English Español Français Gaeilge Italiano Latviešu Magyar nyelv Nederlands Polski Português de Portugal Português do Brasil Suomi Svenska Türkçe Čeština Ελληνικά Български Русский Українська فارسی മലയാളം 日本語 简体中文 繁體中文(台灣) 繁體中文(香港) 한국어
Licenses API